74107 HLF 74LS107N Dual JK flip-flop with reset IC
All Prices Incuding GST
Order Through WhatsApp
+91-8249931161
Fast Delivery
Same Day Dispatch.
Bulk Purchase
- Mount: Through Hole
- Package: DIP14
- Logic Function: NAND
- Number Of Pins: 14
- Max operating Temperture: 125°
- Max.Supply Voltage: 6V
- Minimum operating temperature: -55°C
- Min. supply Voltage: 2V
- No.Of Channel: 4
The 74LS107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.
The 74LS107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, clock (nCP) and reset (nR) inputs; also complementary Q and Q outputs.
The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.
The reset (nR) is an asynchronous active LOW input.
When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the Q output HIGH.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
FEATURES
• Output capability: standard
• ICC category: flip-flops
- Shipping Time:- Our orders are shipped within 24 Hours.
- Delivery Time:- 2-5 Days (Anywhere in India), 7-10 Days for remote location
- Shipping Partner:- Bluedart, Amazon Shipping, Ekart Logistics, Delhivery & India Post.
- Replacement:- Damaged During Transit, Missing Parts Or Item Mismatch.
- Return:- Item mismatch or parts missing etc.
- No return/Replacement will apply if the Product has been subject to misuse, static discharge, neglect, accident, modification, or has been soldered or altered in any way.
- We accept no responsibility for improper installation of our products. Electrical polarity must be properly observed in hooking up electrical components.